[納米FPGA的低功耗設(shè)計(jì)].(Low-Power Design of Nanometer FPGAs)
![[納米FPGA的低功耗設(shè)計(jì)].(Low-Power Design of Nanometer FPGAs)](https://muchongimg.xmcimg.com/data/bcs/2015/0510/w74h1365181_1431218451_291.jpg)
圖書信息
中文名: 納米FPGA的低功耗設(shè)計(jì)
原名: Low-Power Design of Nanometer FPGAs
Mohab Anis
版本: 文字版
出版社: Morgan Kaufmann
書號(hào): ISBN: 9780123744388
發(fā)行時(shí)間: 2009年10月12日
地區(qū): 美國
語言: 英文
內(nèi)容簡(jiǎn)介
Low-Power Design of Nanometer FPGAs Architecture and EDA is an invaluable reference for researchers and practicing engineers concerned with power-efficient, FPGA design. State-of-the-art power reduction techniques for FPGAs will be described and compared. These techniques can be applied at the circuit, architecture, and electronic design automation levels to describe both the dynamic and leakage power sources and enable strategies for codesign.
Low-power techniques presented at key FPGA design levels for circuits, architectures, and electronic design automation, form critical, "bridge" guidelines for codesign.
Comprehensive review of leakage-tolerant techniques empowers designers to minimize power dissipation.
Provides valuable tools for estimating power efficiency/savings of current, low-power FPGA design techniques.

京公網(wǎng)安備 11010802022153號(hào)
頂一下,感謝分享,
頂一下,感謝分享!
頂一下,感謝分享!
頂一下,感謝分享!
頂一下,感謝分享!
頂一下,感謝分享!
頂一下,感謝分享!